A cross-border community for researchers with openness, equality and inclusion
FPGA-based Multi-Interface Video Capture System for Hi3559
ID:43 View protection:Participant Only Updated time:2024-09-19 14:59:06 Views:380 Virtual Presentation

Start Time:No start time yet

Duration:No duration yet

Session:[No session yet] [No session block yet]

No file yet

Abstract
To overcome the constraints imposed by the Hi3559 processor's limited general video interfaces and poor device compatibility, a multi-interface video capture system based on field-programmable gate arrays (FPGA) is developed. By employing asynchronous double data rate (DDR) access techniques, a decoding selection module is designed to facilitate the transformation of the four video input formats. This video capture system can accept inputs in the PAL, HDMI, Cameralink, and SDI formats. It employs an FPGA to decode these inputs and encodes them into the LVDS format for output, allowing seamless data exchange with the Hi3559 processor through the Mobile Industry Processor Interface (MIPI). The experimental results reveal that our system can precisely transcode 720p@30Hz PAL video and 1080p@60Hz Cameralink, HDMI, and SDI videos to the LVDS format which is adapted to the Hi3559 series. Video format conversion using our system is robust, ensuring smooth and uninterrupted video streaming without flickering or frame loss.
Keywords
Multi-interface,FPGA,Video format transcoding,DDR
Speaker
Han Xiao
南京德赛西威汽车电子有限公司

Post comments
Verification Code Change Another
All comments
Important Dates
  • Conference date

    10-24

    2024

    -

    10-27

    2024

  • 10-14 2024

    Draft paper submission deadline

  • 10-29 2024

    Registration deadline

  • 10-31 2024

    Presentation submission deadline

Sponsored By

United Societies of Science
King Mongkut's University of Technology North Bangkok (KMUTNB)
IEEE Thailand Section
IEEE Thailand Section C Chapter

Contact info